# FABRICATION APPROACHES AND APPLICATIONS OF NANOWIRES

Sangeetha Chandramouli

Department of Electrical Engineering and Computer Science (EECS), in The Henry Samueli School of Engineering, University of California, Irvine

Abstract - Nanowires are highly used in the manufacturing of high-performance circuits due to its unique electrical and mechanical properties, submicron feature and its performance in Field Effect Transistor (FET). This paper focuses on fabrication approaches of nanowires, assembly, and its practical implementation.

Keywords: Nanowire, nanostructure, lithography, etching

#### I. INTRODUCTION

Nanowires are nanostructures with diameter in the range of 10<sup>-9</sup> to 10<sup>-7</sup> meters. The advancement in nanotechnology towards the development of nanowires has generated tremendous interest due to its unique electrical, electronic, optical, mechanical and chemical properties. Some of the features of nanowires such as high crystallinity, high surface area to volume to ratio, and high resistance, made them to be used in nanomedicines, biomedicine, consumer electronics, and bioelectronics. The first nanoscale wire (a thin layered semiconductor structure) was developed in 1987 by scientists at Bell Laboratories. Since then, nanowires have been investigated in many fields. including optics, electronics. and biotechnology. Nanowires can be made from a wide variety of materials, including silicon, germanium, carbon, and various conductive metals, such as gold and copper.

One dimensional nanostructure represents the smallest dimension structure that can efficiently transport the charge carriers which enhances its electrical properties. Nanowires control the flow of optically encoded information with nm-scale accuracy due to which it is used in high density optical computing. Also, devices designed using optically sensitive nanowires have high potential for photovoltaic cells. The 1-D single crystalline structure

is very strong and exhibits a very low number of defects per length making it robust.

The control of the synthesis and surface properties of nanowires could open-up new opportunities for nanocircuits and nanobiosensors in the field of nanoelectronics. The nanowire comes with highly potential properties especially the silicon-based nanowires, which are popularly called Silicon Nanowires (SiNWs). Moreover, silicon is the fundamental material in microelectronics. SiNWs exhibit tremendously and extraordinarily enhanced mechanical and electrical properties that are not seen in bulk (three-dimensional) silicon materials. With the control of nanowire size and concentration of dopant, the electrical sensitivity and other properties of nanowires can be tuned for the reproducibility. Nanowires comprise arrays of electrodes that form a nanometer electrical circuit.

Metal Oxide Semiconductor Field Effect Transistors (MOSFET) are largely used as fundamental building elements in electronic circuits. Also, the dimension of MOS transistors is gradually decreasing to the nanoscale based on the prediction made by Moore's law. However, their fabrication is challenging. A large number of techniques exist to fabricate silicon nanowires. These can be classified into top-down fabrication and bottom-up techniques. In top-down fabrication, lithography is used to define the fabricated structure that is then transferred from the photoresist to the substrate by etching or a similar way of structuring the already available material. In the bottom-up approach, the material is added to the substrate in a self-organized way.

Traditionally semiconductor technology is driven by top-down fabrication using lithography. This approach successfully enables to scale down device dimensions all the way to the 10 nm range. In contrast, bottom-up techniques have the potential to construct very complex structures without the need of defining

them in all details by a mask. Nevertheless, there are still some missing links to make the bottom-up approach a manufactural alternative. When it comes to silicon nanowires, both paths are possible and have their advantages and drawbacks. In the top-down fabrication, a clear path from today's planar and FinFET devices to nanowire devices can be drawn. However, the etching of the nanowire out of the bulk silicon results in non-perfect geometry and requires advanced lithography. The bottom-up approaches, on the other hand, may lead to excellent crystal quality and small diameter using a very simple process.

The physical properties afford nanowire applications in a vast network of active microelectronic research fields, including logic device scaling in very largescale integrated circuits, sensor devices. nanomedicine, and energy harvesting. The nanowires are expected to grow significantly in the coming years due to its novel applications. Nanomedicine is the application of nanotechnology to diagnose, monitor, deliver drugs, treat diseases, and control biological applications of nanowires systems. The nanomedicine have assisted the field of nanomedicine to flourish. In addition, nanowires are extensively **LEDs** as they permit fast communication between chips and devices. Electronics is one of the major applications of nanowires. They are used in transistors, logic devices and diodes.

#### II. FABRICATION APPROACHES

# A. TOP-DOWN APPROACH.

Traditional top-down nanowire fabrication is a subtractive technique, like carving a statue from a block of marble, using the chemicals rather than chisels to achieve nanoscale structure. It utilizes many methods which are employed by the semiconductor industries, such as lithography and chemical etching, to convert a bulk wafer or crystal into nanowire structures. In general, top-down fabrication relies on large, expensive, and precise instrumentation to obtain the desired nanoscale structure.

The popular top-down technique for nanofabrication is lithography. This technique involves the deposition of a resist material, such as poly(methylmethacrylate) that acts like a photographic film to produce a pattern after exposure and development using a patterned

mask. The resolution of photolithography is hindered by the lithographic technique and the wavelength of light used. Patterns with higher resolution can be achieved with Electron-Beam Lithography (EBL), which is a maskless direct-write exposure method. For the production of vertical nanowires, the pattern will consist of a series of circles or holes on top of a wafer of the target material. For horizontal nanowires, the pattern will be a series of lines or trenches on a layered substrate, such as Silicon-On-Insulator (SOI).

Top-down nanofabrication of silicon nanowires using EBL

The top-down nanofabrication process of silicon nanowires is briefly illustrated in Figure 1. Four key process steps are required to form the silicon nanowires: sample preparation, pattern design, EBL, and anisotropic etching. Details of each process step are elaborated as follows.

a. Sample preparation - The silicon nanowires are fabricated from SOI wafer (Soitec) with 200 nm of Buried OXide (BOX) and a 50 nm p-type Borondoped silicon top layer (resistivity: 8.5-11.5 O.cm with doping density of 1015 atoms.cm-3). First, the SOI wafer is cleaned using standard RCA1 (mixing DI water: 5, ammonium hydroxide (27%): 1 and hydrogen peroxide (30%): 1) and RCA 2 (mixing DI water: 6, hydrochloric acid (30%): 1 and hydrogen peroxide (30%): 1) solutions to remove contaminants, followed by soaking in dilute Hydrogen Fluoride (HF) to remove the native oxide. After the cleaning process, the SOI wafer is cut into small pieces measuring 2 cm by 2 cm. Next, high-performance negative tone resists (ma-N2400 series) are spin coated on the sample and then dehydrated on a hotplate. The coated samples are then left for several minutes on a cooling plate to control the sample temperature for uniform resist characteristics. The ma-N2400 series resistors are composed of a phenolic resin (novolak) as the polymeric bonding agent and an aromatic bisazide as the PhotoActive Compound (PAC) dissolved in safer solvents, and they are very sensitive to electron beam radiation. The advantages of the ma-N2400 series are its good thermal and etch stability. These resists can be developed without swelling in an alkaline aqueous developer and do not chemically modify the surface.

b. *Nanowire pattern design* - The nanowire patterns are designed with various dimensions using RAITH

ELPHY Quantum GDSII Editor developed by Raith GmbH. ELPHY Quantum is a universal lithography system that makes it possible to produce micro- and nanostructures by means of electron beam writing using a Scanning Electron Microscope (SEM), with pattern-placement accuracy below 20 nm. Two type patterns are designed: one is an array of 20 identical nanowires with a 40-nm width and a 400-µm length and the other is an array of single nanowires with 5 different widths (40, 50, 60, 70 and 80 nm) and a 400μm length. For both designs, the 400-μm length is designed to ensure that the nanowires come into contact with the electrode pad in the subsequent fabrication process. In addition, both patterns are designed to increase the probability of adhesion or reaction of the analytes to the nanowire surface during testing.

c. Electron beam lithography (EBL) - The next step is the EBL exposure process. EBL is performed with JOEL JSM 6460LA SEM equipped with a Raith ELPHY Plus pattern generator. After the EBL exposure process, the sample is left for 5 minutes before proceeding with the development process. Development is executed for various developing times using the ma-D 532 developer to determine whether the unexposed resist dissolved sufficiently. Developing times are varied from 15 to 45 seconds, depending on the thickness and type of resist. Then, the developed samples are rinsed in De-Ionized Water (DIW) for 5 minutes and blown dry with air. After rinsing, the samples are hard baked at 90°C for 60 to 90 seconds to improve the resist adhesion to the samples and its resistance to the anisotropic etching process. The developed samples then characterized using High Power Microscopy (HPM), SEM (JEOL 6460), and Atomic Force Microscopy (AFM)

d. Anisotropic dry etching - Each developed sample is then loaded into a SAMCO ICP-RIE 10iP for anisotropic etch profile of silicon. This etcher can achieve anisotropic sidewall profiles in high aspect ratio openings. The resist pattern acted as a mask for the silicon etching by protecting areas where a chemical reaction between the surface materials and reactive gases is not required. The ICP-RIE is performed under a pressure of 5 mTorr and a Radio Frequency (RF) power of 500 W using CF4 (30 sccm) and O2 plasma (28 sccm) for 1 minute. The resist

pattern is stripped using acetone, which reveals silicon nanowires with a good anisotropic profile. The etch profile and feature sizes of the silicon nanowires are determined by SEM and AFM. In addition, Energy-Dispersive X-ray (EDX) is carried out to identify the elemental composition of nanowires after the dry etching process.

# Benefits and Issues

Top-down nanowire fabrication is enticing because of the ease with which ordered arrays of nanowires can be constructed. This facilitates electrical contact to the nanowires and their integration into the large-scale devices. Moreover, many of these processes are compatible with standard microelectronics industry processes, enabling their scale up.

However, the top-down fabrication approach has drawbacks. The applicability several photolithography to these processes lessens as the desired length scales decrease, requiring implementation of more advanced methods such as extreme ultraviolet lithography. Methods such as electron-beam and scanning probe lithographies, are direct-write techniques, requiring slow serial writing of individual elements. Parallelization of these techniques will be necessary for industrial-scale production. Nanowires formed by top-down processes also frequently lack complex electronic characteristics. The nanowires etched from a wafer, desired modulation of composition must be encoded into the wafer by techniques like Molecular Beam Epitaxy (MBE) or encoded after growth through implantation methods, this processing can greatly increase the material cost of nanowire devices compared to bottom-up techniques.

# B. BOTTOM-UP FABRICATION

Bottom-up technique is an approach in which the silicon atoms are processed in a sequence to generate silicon nanowires. The most frequently used bottom-up fabrication techniques for silicon nanowire fabrication are Vapor Liquid Solid (VLS) phase, MBE, thermal evaporation, and chemical vapor deposition using pulse laser deposition. The preferred method is VLS.

VLS Method

The VLS mechanism is the most used in semiconductor nanowire production. The VLS mechanism relies on a vapor phase precursor of the nanowire material, which impinges on a liquid phase seed particle, from which unidirectional nanowire growth proceeds. Figure 2 shows a schematic sketch illustrating the widely adopted VLS growth.

Si precursors are evaporated by Si effusion cells, or pulse vapor deposition. Silicon gas precursors include monosilane (SiH4), trichlorosilane (SiHCl3) or higher order silanes. Catalyst is used as a collector of silicon. When gas precursors are used, the catalytic nature leads to lowering of the dissociation energies of the gas. Consequently, a high concentration of silicon atoms is found at the catalyst particle's surface, leading to diffusion into the cluster. On the other hand, when employing gold catalyst clusters, the goldsilicon system can become liquid at temperatures above the eutectic point (363 °C), provided that sufficient fraction of Si is present (e.g., 18.6 at % at the eutectic temperature). In case of a constant silicon flow, silicon atoms will continue to diffuse into the Au-Si melt, although this is thermodynamically unstable. To reduce energies, the super-saturated or excess silicon atoms condense into the solid phase. Nucleation of Si occurs at the footprint of the Au-Si catalyst layer by layer. Consequently, a silicon monolith or nanowire is formed. Figure 3 shows the starting gold catalysts in Figure 3a, silicon nanowires grown on an oxidized silicon wafer in Figure 3b and a close-up view of (110) oriented silicon nanowires

#### Benefits and Issues

The advantages of implementing VLS are as follows: Lower reaction energy required compared to normal vapor-solid growth. Wires grow only in the areas activated by the metal catalysts and the size and position of the wires are determined by that of the metal catalysts. This growth mechanism can also produce highly anisotropic nanowire arrays from a variety of materials.

A drawback of the VLS process is that the metal catalyst could react with the target materials during growth at high temperatures, hence creating intermetallic compounds and contamination. Therefore, VLS that uses the metal element of the

target metal oxide as a catalyst has been attempted by decomposing the metal oxide during growth for formation of high-quality products without contamination.

Therefore, VLS that uses the metal element of the target metal oxide as a catalyst (i.e., self-catalyst) has been attempted by decomposing the metal oxide during growth for formation of high-quality products without contamination. However, the decomposition temperature of most metal oxides is too high to control. Carbo-thermal decomposition, in which graphite powder is mixed with the metal oxide powder, can be used to reduce the decomposition temperature, but this process also has contamination problems, such as metal carbide formation.

#### III. NANOWIRES ASSEMBLY

The main issue in the fabrication and synthesis of nanowire is the controlled assembly of nanowires. In solutions, nanowires are suspended directly and dropped onto substrates. After volatilizing the solutions, uniformly dispersed and assembled nanowires are generated. However, owing to the disordered structures of nanowires, large-scale nanowire arrays and integrated circuits relying on this approach are impossible to develop. Several postgrowth approaches have been developed to overcome this challenge. Fluidic 5-alignment in microchannels is one of the earliest approaches for assembling nanowires. Using poly (dimethylsiloxane) mold (PDMS) fluidic channels on flat substrates, nanowire arrays are then assembled by passing nanowire suspensions through these channels at specified flowrate with a proper functionality. Using the layer-bylayer 15 method, this technique can also be used to assemble nanowires into more complex crossed structures important for creating dense electronic device arrays. Assembly methods may be used to create nanowires with a wide variety of compositions adaptable physical properties. Flexible electronics, electronic logic gates, renewable, and energy systems, are all using these structures. The incorporation of these nanostructures into systems could supplement current nanofabrication efforts. For instance, by compression in Langmuir-Blodgett trough, nanostructures suspended at an air-liquid interface can be formed



Figure 1: Top-down nanofabrication process of silicon nanowires using EBL.



Figure 2 a) Gold Particles formed on growth chamber b) VLS growth using silane as silicon precursor



Figure 3 a) catalytic gold particles formed by sub–nanometer sputter deposition of Gold and a subsequent coalescence with a combination of a thermal anneal in hydrogen atmosphere at 450 °C for 300 s and a subsequent plasma treatment b) Nanowires grown on an oxidized silicon substrate



Figure 4 a) Assembly of Nanowire b) Langmuir-Blodgett approach

- c) Langmuir-Schaefer approach atomic by force micrograph
- d) crossed arrays of nanowires.

into dense films as indicated in Figure 4a. When the solvent withdraws from the surface of the substrate, a shear force is formed in the vertical direction, making the nanowires align in the same direction (Figure 4b). The nanowires form a close-packed structure to reduce the energy usage by the system during compression. These nanowires will then be printed onto a different substrate as shown in Figure 4c. Hierarchical structures can be created by repeating the assembly step, adjusting the orientation of the substrate into which the nanowires are transferred. As shown in Figure 4d, crossed nanowire arrays are created by removing unnecessary nanowire regions and integrating them into device architectures.

#### IV. APPLICATIONS

## a. Coronavirus (COVID-19) detection

Nanowires are used to detect the coronavirus using a silicon nanowire biosensor. The threat is caused by the coronavirus virus, which is popularly known as SARS-CoV-2. Scientists around the world had attempted to detect the disease using several approaches. The nanowire FET biosensor is used to identify the virus based on nanomaterial, which allows high biosensor efficiency to be achieved in terms of selectivity, sensitivity, and low detection limit Silicon nanowire is also specific and sensitive to the detection of viral infections, so this can be used to diagnose the latest SARS-Cov-2 pandemic.

An example of detection technique of coronavirus using nanowire biosensor is shown in Figure 5. A nanowire biosensor was fabricated based on SOI technology and used for the detection of COVID-19 and virus-like particles. A nanowire biosensor based on silicon nanowire was developed and applied SARS-CoV nucleocapsid (N) protein. This sensor took the advantage of fibronectin-based antibody mimic proteins (AMPs) as probe agents. The antibodies possess higher affinity which provides rugged binding chemistry and higher specialty and selectivity compared to antibodies. The binding event is determined through measuring the current changes across the sensor. The antibody binds to the immobilized spike protein in the absence of the virus leading to voltage drop in the form square wave through voltammetry scope peak current. Once the virus is detected the amount of antibody binds to the

immobilized viral antigen is reduced leading to the voltage to increase.



Figure 5a) Covid-19 Patient; b) SARS-CoV-2 virus; c) COVID-19 FET sensor; d) SARS-CoV-2 spike antibody

#### b. Crossed Nanowire Architecture

Nanotechnology in the technology field increases the capability of electronics devices while dropping their weight and power consumption. It improves display screens on electronics devices, increases the density of memory chips and reduces the size of transistors used in integrated circuits. Various electronic device elements are allowed by the crossed nanowire architecture (gates, diodes, transistors, etc.) to be made with high integration density because the silicon nanowires have a small diameter. One can configure crossed nanowire FETs from one nanowire as the active channel and the gate electrode from the second crossed nanowire, separated on the silicon nanowire surface by a thin SiO2 dielectric shell, with the gate present on one or both crossed nanowire' surface. NOR gate's creation is the first example of the crossed nanowire architecture. It can be seen that when its input is both low according to expectations, only then does the gate's output go high.

# c. Functionalization of nanowire for heavy metals detection application

Any heavy metallic chemical substances (Cadmium, mercury, chromium, arsenic, lead and thallium) that have a relatively high density and are toxic or poisonous at low concentrations can be detected using nanowire biosensors. The smallest dimension of silicon nanowires shows strong electron transfer,

resulting in rapid detection response. An integrated silicon nanowire microfluidic chemical sensor is developed for the detection of heavy metals in water. The sensor is capable of distinguishing numerous types of heavy metal species due to its excellent detection capability. Tribonanosensors are able to selectively capture and identify radioactive heavy metal ions in wastewater. For instance, Si nanowires were tested against heavy metal lead (Pb). The device was fabricated via dry oxide etching approach with control oxygen flow rate in the oxidation furnace, a network of uniform Si nanowires was successfully fabricated. The device was functionalized by (3-aminopropyl) triethoxysilane (APTES) to save as a sensor to heavy metal. Due to the silicon electrochemical response toward heavy metal ions, linear response to three different sources of water was observed. The results indicated, Pb can be detected with high precision. These studies demonstrate the applicability of nanowires as reliable sensors for heavy metal detection in water.

#### V. CONCLUSION

The paper summarized the developments in nanotechnology for various applications. Significant growth is made in nanowire application due to their unique properties. Various fabrication techniques, such as bottom-up and top-down techniques are reviewed in the paper. Both the approaches have their own merits and demerits, based on the application the approaches are chosen. Furthermore, assembly semiconductor techniques nanowires discussed. Nanowires are also useful in agriculture to understand plant behaviour under different environmental conditions using smart farming methods.

#### VI. FUTURE SCOPE

The field nanotechnology is currently under the area of research. There are many opportunities for development in this field. In top-down approach, the EBL method has high throughput time, although it has a high resolution when compared to other methods, which can be improvised to be an efficient methodology. Trade-off between time and cost of production of nanowires. This issue can be focussed for large scale production with minimum time. Integration of nanowires with the devices is the most challenging part due to the size of the nanowire. Also, devices with nanowires should be less expensive, faster and reliable similar to conventional devices.

# VII. REFERENCES

- 1. Murad, R., Xichun, H. Promising, "Lithography Techniques for Next-Generation Logic Devices", *Nanomanufacturing Metrol.* 2018, *1*, 67–81. DOI: 10.1007/s41871-018-0016-9
- 2. Jeevanandam, J., Barhoum, A., Chan, Y. S., Dufresne, A., Danquah, M. K. "Review on Nanoparticles and Nanostructured Materials: History, Sources, Toxicity and Regulations". *Beilstein J. Nanotechnol.* 2018, *9*, 1050–1074. DOI: 10.3762/bjnano.9.98.
- 3. Liu, Q., Zou, R., Bando, Y., Golberg, D., Hu, J. "Nanowires Sheathed inside Nanotubes: Manipulation, Properties and Applications". *Prog. Mater. Sci.* 2015, 70, 1–49. DOI: 10.1016/j.pmatsci.2014.11.002.
- 4. Vitusevich, S., Zadorozhnyi, I. "Noise Spectroscopy of Nanowire Structures: Fundamental Limits and Application Aspects". *Semiconductor. Sci. Technol.* 2017, *32*, 043002.
- 5. Kaur, J., Kaur, H., Singh, S., Kanjilal, D., Chakarvarti, S. K. "Nano-/Micro Metallic Wire Synthesis on Si Substrate and Their Characterization". *AIP Conf. Proc.* 2014, *1591*, 1364–1366. DOI: 10.1063/1.4872960.
- 6. Tijjani AdamORCID Icon, Thikra S. DhahiORCID Icon, Subash C. B. GopinathORCID Icon & Uda Hashim "Novel Approaches in Fabrication and Integration of Nanowire for Micro/Nano Systems".
- Ehfaed, N. A. K., Bathmanathan, S., Adam, T., Mohammed, M., Mohammed, A. M., Dahham, O. S., Hashim, U., Noriman, N. Z. "Amino-Propyltriethoxysilane Modified Heavy Metal Sensor Based on Silicon Nanowire Arrays". *IOP Conf. Ser: Mater. Sci. Eng.* 2018, 454, 012080. DOI: 10.1088/1757-899X/454/1/012080
- 8. Wołowiec, M., Komorowska-Kaufman, M., Pruss, A., Rzepa, G., Bajda, T. "Removal of Heavy Metals and Metalloids from Water Using Drinking Water Treatment". *Minerals* 2019, *9*, 487–417. DOI: 10.3390/min9080487.

- 9. Matos, L. M., Anholon, R., Filho, W. L. "Technological Innovation for Sustainability. *Encycl. Sustain*". *High. Educ* 2019, 2, 1–8. DOI: 10.1007/978-3-319-63951-2\_78-1
- 10. Shimada, T., Yasui, T., Yokoyama, A., Goda, T., Hara, M., Yanagida, T., Kaji, N., Kanai, M., Nagashima, K., Miyahara, Y., et al. Biomolecular Recognition on Nanowire Surfaces Modified by the Self-Assembled Monolayer. *Lab Chip* 2018, *18*, 3225–3229. DOI: 10.1039/C8LC00438B
- 11. Geetha, S., Gouthami, S. "Internet of Things Enabled Real Time Water Quality Monitoring System". *Smart Water* 2016, 2, 1–19. DOI: 10.1186/s40713-017-0005-y
- 12. Array, V. S., Kim, K., Lee, J. K., Han, S. J., Lee, S. "A Novel Top-Down Fabrication Process for Vertically-Stacked Silicon-Nanowire Array". Applied Sciences. 2020, 10(3):1146.
- 13. Liu, L., Wang, Y., Sun, F., Dai, Y., Wang, S., Bai, Y., Li, L., Li, T., Zhang, T., Qin, S. "Wafer-Scaled Miniaturized Gas Sensors Design and Fabrication". *Microsystems Nanoeng* 2020, 6(31), 1–10. DOI: 10.1038/s41378-020-0144-4.
- 14. Chaudhary, R., Kim, G., Yamamoto, H., Watson, G. P. "Sidewall Channel Fabrication Using Membrane Projection Lithography and Metal Assisted Chemical Etching". *J. Vac. Sci. Technol. B.* 2019, *37*, 061813. DOI: 10.1116/1.5123622.
- 15. Tishkevich, D. I., Vorobjova, A. I., Vinnik, D. A. Template "Assisted Ni Nanowires Fabrication D.I. Tishkevich". *MSF*. 2019, 946, 235–241.
- 16. Core, C. "Synthesis and Fabrication of Semiconductor Nanowires. In Nanowire Transistors: Physics of Devices and Materials in One Dimension". Cambridge: Cambridge University Press, 2017.
- 17. Ehfaed, N. A. K., Adam, T., Mohammed, M., Dahham, O. S., Hashim, U., Noriman, N. Z., Rabia, A. R. "Design, Fabrication and Characterization of Silicon Nanostructures for Lead (Pb+) Ion Detection". *IOP Conf. Ser: Mater. Sci. Eng.* 2018, 454, 012181. DOI: 10.1088/1757-899X/454/1/012181.
- 18. Alvarado, K., Bolaños, M., Camacho, C., Quesada, E., Vega-Baudrit, J. "Nanobiotechnology in Agricultural Sector: Overview and Novel Applications". *JBNB*. 2019, *10*, 120–141. DOI: 10.4236/jbnb.2019.102007
- 19. Seo, G., Lee, G., Kim, M. J., Baek, S.-H., Choi, M., Ku, K. B., Lee, C.-S., Jun, S., Park, D., Kim, H. G., et al. "Rapid Detection of COVID-19 Causative Virus (SARS-CoV-2) in Human Nasopharyngeal Swab Specimens Using Field-Effect Transistor-Based Biosensor". *ACS Nano* 2020, *14*, 5135–5142. DOI: 10.1021/acsnano.0c02823.
- 20. David J. Hill, James F. Cahoon "Nanowire Synthesis: From Top-Down to Bottom-Up, Department of Chemistry", University of North Carolina at Chapel Hill, US *Material Matters*, 2017, 12.1
- 21. Sabar D. Hutagalung, Mohammed M. Fadhali, Raed A. Areshi & Fui D. Tan, "Optical and Electrical Characteristics of Silicon Nanowires Prepared by Electroless Etching".
- 22. Lele Peng, Ye Shi, Guihua Yu, "5 Self-assembly and organization of nanowires".
- 23. M. Nuzaihan M. N., U. Hashim, M. K. Md Arshad, A. Rahim Ruslinda, S. F. A. Rahman, M. F. M. Fathil, Mohd. H. Ismail, "Top-Down Nanofabrication and Characterization of 20 nm Silicon Nanowires for Biosensing Applications".
- 24. Thomas Mikolajick & Walter M. Weber, "Silicon Nanowires: Fabrication and Applications".
- 25. Samson, R., Navale, G. R., Dharne, M. S. Biosensors: frontiers in Rapid Detection of COVID-19. *3 Biotech* 2020, *10*, 1–9. DOI: 10.1007/s13205-020-02369-0.
- 26. Balan, T., Dumitru, C., Dudnik, G., Alessi, E., Lesecq, S., Correvon, M., Passaniti, F., Licciardello, "A. Smart Multi-Sensor Platform for Analytics and Social Decision Support in Agriculture". *Sensors* (*Switzerland*) 2020, 20, 4127–4128. DOI: 10.3390/s20154127.
- 27. Wasiak, T., Hannula, P. M., Lundström, M., Janas, D. "Transformation of Industrial Wastewater into Copper–Nickel Nanowire Composites: straightforward Recycling of Heavy Metals to Obtain Products of High Added Value". *Sci. Rep.* 2020, *10*, 1–10. DOI: 10.1038/s41598-020-76374-x.
- 28. Jindal, S., Gopinath, P. "Nanotechnology Based Approaches for Combatting COVID-19 Viral Infection". *Nano Express* 2020, *1*, 022003. DOI: 10.1088/2632-959X/abb714.
- 29. Li, F., Huang, Y., Wang, S., Zhang, S. "Critical Review: Growth Mechanisms of the Self-Assembling of Silicon Wires". *J. Vacuum Sci. Technol.* 2020, *38*, 010802. DOI: 10.1116/1.5132759.
- 30. Yuan, Z., Wang, C., Chen, K., Ni, Z., Chen, Y. "Amorphous Silicon Nanowires Grown on Silicon Oxide Film by Annealing". 2017, 1–8. DOI: 10.1186/s11671-017-2251-1.